
Staff Design Engineer
- Bangalore, Karnataka
- Permanent
- Full-time
- Design and develop custom components for the digital signal processing pipeline, including filters, FFTs, control logic, and related modules.
- Create micro-architecture specifications, write SystemVerilog RTL code, and perform testing and validation for Aeva-specific components.
- Integrate advanced features for functional safety, reliability, and robustness.
- Deliver high-performance, low-power, and scalable designs that meet stringent quality standards.
- Collaborate with architects, design engineers, verification engineers, and system software teams to ensure SoC functional, performance, and power objectives are achieved.
- 10+ years of experience designing DSP architectures, algorithms, and signal processing functionalities in ASICs and/or FPGAs.
- Proven ability to meet high-performance and low-power design targets.
- Proficiency in SystemVerilog RTL coding.
- Hands-on experience with AMBA protocols.
- Strong problem-solving skills and a passion for implementing innovative processes and methodologies.
- Experience with Matlab, NumPy, C, and/or C++.
- Knowledge of LPDDR, Ethernet, MIPI, and high-speed SerDes.
- FPGA design experience and pre-silicon validation using emulation platforms (e.g., Cadence Palladium, Mentor Veloce, Synopsys Zebu).
- Post-silicon bring-up and validation expertise.
- Experience in diagnostics firmware development and validation.