
Silicon Micro-architecture and RTL Lead , Google Cloud
- Bangalore, Karnataka
- Permanent
- Full-time
- Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
- 10 years of experience in ASIC development with Verilog/SystemVerilog, Vhsic Hardware Description Language (VHDL).
- Experience in micro-architecture and design IPs and Subsystems.
- Experience in ASIC design verification, synthesis, timing/power analysis, and Design for Testing (DFT).
- Experience with scripting languages (e.g., Python or Perl).
- Experience in SoC designs and integration flows.
- Knowledge of bus architectures, fabrics/NoC, processor design, accelerators, or memory hierarchies..
- Knowledge of high performance and low power design techniques.
- Drive development of Complex IPs and Subsystems along with a team of engineers in the Bengaluru design organization.
- Own micro-architecture and implementation of IPs and subsystems.
- Work with Architecture, Firmware and Software teams to drive feature closure and develop micro-architecture specifications.
- Drive design methodology, libraries, debug, code review in coordination with other IPs Design Verification (DV) teams and physical design teams.
- Identify and drive Power, Performance and Area improvements for the domains owned.