
Senior DFT Engineer, Google Cloud
- Bangalore, Karnataka
- Permanent
- Full-time
- Bachelor's degree in Electrical Engineering, a related field, or equivalent practical experience.
- 5 years of experience in DFT specification definition architecture and insertion.
- 3 years of experience using electronic design automation (EDA) test tools (e.g., Spyglass, Tessent).
- Experience with ASIC DFT synthesis, STA, simulation, and verification flow.
- Experience working with ATE engineers (e.g., silicon bring-up, patterns generation, debug, validation on automatic test equipment, and debug of silicon issues, etc.).
- Master's degree in Electrical Engineering, or a related field.
- Experience in IP integration (e.g., memories, test controllers, TAP, and MBIST).
- Experience in SoC cycles, including silicon bring-up and silicon debug activities.
- Experience in fault modeling.
- Develop DFT strategy and architecture, including hierarchical DFT/Memory Built-In Self Test (MBIST), IJTAG/TAP, and Hi-Speed IO. Demonstrate ownership from DFT logic, pre-silicon verification, to co-work with test engineers post silicon.
- Insert DFT logic, including boundary scan, scan chains, DFT Compression, Logic Built-In Self Test (BIST), Test Access Point (TAP) controller, Clock Control block, and other DFT IP blocks.
- Insert and hook up MBIST logic including test collar around memories, MBIST controllers, eFuse logic, and connect to core and TAP interfaces.
- Document DFT architecture and test sequences, including boot-up sequence associated with test pins.
- Complete all Test Design Rule Checks (TDRC) and design changes to fix TDRC violations to achieve high test quality and support post-silicon test team.