NAND BM IP RTL Design Engineer

Samsung View all jobs

  • India
  • Permanent
  • Full-time
  • 2 months ago
Position SummaryAbout Samsung Semiconductor India Research (SSIR)With a wide range of industry-leading semiconductor solutions, we are enabling innovative growth in market segments in component solutions, featuring industry-leading technologies in System LSI, Memory and Foundry. Our engineers are offered a foundation to work on cutting-edge technologies such as Foundation IP Design, Mobile SoCs, Storage Solutions, AI/ML, 5G/ 6G solutions, Neural processors, Serial Interfaces, Multimedia IPs and much more.As one of the largest R&D centers outside Korea for Samsung Electronics, we take pride in our ability to work on some of the cutting edge technologies. Our engineers get to work across diverse domains, projects, products, clients, people and countries, and conduct research in new and emerging technology areas. Innovation and creativity are highly valued at this innovation hub, as we strive towards providing high reliability; high performance and value added services that enable Samsung Electronics deliver world-class products.Role and ResponsibilitiesSamsung Semiconductor India Research (SSIR) is looking for a bright RTL Design Engineer who will be responsible for performing concept and specification study of Samsung Memory (Flash, DRAM).Providing high quality RTL design in terms of performance, emulation compatibility and area utilization. Writing detailed design specification and micro architecture documents. Memory team, SSIR Bangalore plays a key role in maintaining this leadership by continuous innovation and applying it to a real life products. We provide the opportunities for you to share and build up your knowledge and expertise, and collaborate to drive innovation forward. At Samsung, you will witness your ideas come to life in new products and solutions that shape the future.Experience: 6+ yearsRTL design using Verilog or System Verilog. Strong RTL coding practices.Design of complex state machines, data paths and arbitration.Exposure to emulation and emulation compatible RTL design.Ability to verify functionality with Unit level TB.Modelling and performance simulation.Prior experience on memory design is a plus.Knowledge on area optimization techniques on Emulation platform would be an asset.Strong Problem solving and RTL debugging skillsWriting detailed design specification and micro architecture documents.Experience in FPGA based prototypes developmentIndividual should be self-driven, adaptable, flexible, creative, and capable of working independently.The candidate needs to be solution-orientated, quality-driven and focused on timely deliverablesSkills and QualificationsQualifications
  • B.Tech/B.E/M.Tech/M.E
DisclaimerSamsung Semiconductor India Research (SSIR), a division of Samsung R&D India - Bangalore Pvt. Ltd is dedicated to employing a diverse workforce and providing Equal Employment Opportunity to all individuals, regardless of their religion, gender, age, marital status, gender identity, status as a protected veteran, genetic information, status as a qualified individual with a disability, or any other characteristic protected by law.
  • Please visit to see Privacy Policy, which defaults according to your location. You can change Country/Language at the bottom of the page. If you are European Economic Resident, please click .

Samsung